

- Wide Supply Voltage Range: 4.5V 24V
- 4A Peak Source Current and 4A Peak Sink Current
- Negative Input Voltage Capability: Down to -5V
- TTL Compatible Input Logic Threshold
- Propagation Delay: 13ns
- Typical Rising and Falling Times: 8ns
- Low Quiescent Current: 55uA
- Output Low When Input Floating
- Independent Enable Logic for Each Channel

SCT52241 Typical Application

- Thermal Shutdown Protection: 170°C
- Available in SOP-8 Package
- IGBT/MOSFET Gate Driver
- Variable Frequency-Drive (VFD)
- Switching Power Supply
- Motor Control
- Solar Power Inverter

The SCT52241 is a wide supply, dual channel, high speed, low side gate drivers for both power MOSFET and IGBT. Each channel can source and sink 4A peak current along with rail-to-rail output capability. The 24V power supply rail enhances the driver output ringing endurance during the power device transition.

The minimum 13ns input to output propagation delay enables the SCT52241 suitable for high frequency power converter application.

The SCT52241 features wide input hysteresis that is compatible for TTL low voltage logic. The SCT52241 has the capability to handle negative input down to -5V, which increases the input noise immunity.

The SCT52241 has very low quiescent current that reduces the stand-by loss in the power converter. The SCT52241 each channel driver adopts non-overlap driver design to avoid the shoot-through of output stage.

The SCT52241 features 170°C thermal shut down. The SCT52241 is available in SOP-8 package

Application Waveform

# RGA ENA ENB INA OUTA GND VDD RGB INB OUTB OUTB



For more information www.silicontent.com © 2019 Silicon Content Technology Co., Ltd. All Rights Reserved

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Revision 1.0: Production.

Revision 1.1: Format adjustment, update ABS max



Over operating free-air temperature range unless otherwise noted

| PARAMETER             | DEFINITION                     | MIN | MAX | UNIT |
|-----------------------|--------------------------------|-----|-----|------|
| $V_{DD}$              | Supply voltage range           | 4.5 | 24  | V    |
| V <sub>INA-,INB</sub> | Input voltage range            | -5  | 24  |      |
| TJ                    | Operating junction temperature | -40 | 150 | °C   |

| PARAMETER | DEFINITION                                                                        | MIN  | MAX  | UNIT |
|-----------|-----------------------------------------------------------------------------------|------|------|------|
| V         | Human Body Model (HBM), per ANSI-JEDEC-JS-001-2014 specification, all pins (1)    | -2   | +2   | kV   |
| $V_{ESD}$ | Charged Device Model (CDM), per ANSI-JEDEC-JS-002-2014specification, all pins (1) | -0.5 | +0.5 | kV   |

(1) HBM and CDM stressing are done in accordance with the ANSI/ESDA/JEDEC JS-001-2014 specification

| PARAMETER | THERMAL METRIC                             | SOP-8L | UNIT |
|-----------|--------------------------------------------|--------|------|
| R         | Junction to ambient thermal resistance (1) | 130    | °C/W |
| R         | Junction to case thermal resistance (1) 80 |        | C/VV |

(1) SCT provides R and R numbers only as reference to estimate junction temperatures of the devices. R and R are not a characteristic of package itself, but of many other system level characteristics such as the design and layout of the printed circuit board (PCB) on which the SCT52241 is mounted, and external environmental factors. The PCB board is a heat sink that is soldered to the leads and thermal pad of the SCT52241. Changing the design or configuration of the PCB board changes the efficiency of the heat sink and therefore the actual R and R.



 $V_{DD}$ =12V,  $T_J$ =-40°C~150°C, typical values are tested under 25°C.

| SYMBOL                   | PARAMETER                                                                                     | TEST CONDITION                                                                                          | MIN | TYP        | MAX | UNIT     |
|--------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|------------|-----|----------|
| Power Supp               | ply and Output                                                                                |                                                                                                         |     |            |     |          |
| V <sub>DD</sub>          | Operating supply voltage                                                                      |                                                                                                         | 4.5 |            | 24  | V        |
| V <sub>DD_UVLO</sub>     | Input UVLO<br>Hysteresis                                                                      | V <sub>DD</sub> rising                                                                                  |     | 4.2<br>300 | 4.5 | V<br>mV  |
| IQ                       | Supply current                                                                                | EN=V <sub>DD</sub> =3.5V, INA- =INB=3.5V<br>EN=V <sub>DD</sub> =12V,<br>INA- =INB= V <sub>DD</sub> =12V |     | 55<br>120  |     | uA<br>uA |
| INPUTS                   |                                                                                               |                                                                                                         |     |            |     |          |
| V <sub>INA-,INB_</sub> H | Input logic high threshold Output low for inverting input Output high for non-inverting input |                                                                                                         |     | 2.1        | 2.4 | V        |
| VINA-,INB_L              | Input logic low threshold Output high for inverting input Output low for non-inverting input  |                                                                                                         | 0.8 | 1          |     | V        |
| V <sub>IN_Hys</sub>      | Hysteresis                                                                                    |                                                                                                         |     | 1.1        |     | V        |
| $V_{ENA,ENB\_H}$         | Enable logic high threshold                                                                   |                                                                                                         |     | 2.1        | 2.4 | V        |
| $V_{ENA,ENB\_L}$         | Enable logic low threshold                                                                    |                                                                                                         | 0.8 | 1          |     | V        |
| $V_{\text{EN\_Hys}}$     | Hysteresis                                                                                    |                                                                                                         |     | 1.1        |     | V        |
| OUTPUTS                  |                                                                                               |                                                                                                         |     |            |     |          |
| $V_{DD}V_{OH}$           | Output output high voltage                                                                    | Iоит= - 10mA                                                                                            |     |            | 150 | mV       |
| Vol                      | Output low voltage                                                                            | Iout= 10mA                                                                                              |     |            | 10  | mV       |
| Isink/src                | Output sink/source peak current                                                               | C <sub>Load</sub> =10nF, F <sub>SW</sub> =1kHz                                                          |     | 4          |     | Α        |
| Rон                      | Output pull high resistance (only PMOS ON)                                                    | Iout= - 10mA                                                                                            | 5   | 9          | 18  |          |
| RoL                      | Output pull low resistance                                                                    | I <sub>OUT</sub> = 10mA                                                                                 | 0.3 | 0.6        | 1.2 |          |
| Timing                   |                                                                                               |                                                                                                         |     |            |     |          |
| T <sub>R</sub>           | Output rising time                                                                            | C <sub>Load</sub> =1nF                                                                                  |     | 8          | 20  | ns       |
| T <sub>F</sub>           | Output falling time                                                                           | C <sub>Load</sub> =1nF                                                                                  |     | 8          | 20  | ns       |
| T <sub>D_IN</sub>        | Input to output propagation delay,<br>Rising edge                                             |                                                                                                         | 7   | 13         | 25  | ns       |
| ווו_ע י                  | Input to output propagation delay, Falling edge                                               |                                                                                                         | 7   | 13         | 25  | ns       |
| T <sub>M_IN</sub>        | Input to output delay matching                                                                |                                                                                                         |     | 1          | 4   | ns       |
| T <sub>MIN</sub> _ON     | Minimum input pulse width                                                                     | C <sub>Load</sub> =1nF                                                                                  |     | 20         | 30  | ns       |
| Protection               |                                                                                               |                                                                                                         |     |            |     |          |
| T                        | Thermal shutdown threshold                                                                    | T <sub>J</sub> rising                                                                                   |     | 170        |     | °C       |
| T <sub>SD</sub>          | Hysteresis                                                                                    |                                                                                                         |     | 25         |     | °C       |







Figure 7. Input to Output Propagation Delay vs Temperature



Figure 9. ROL vs Temperature



Figure 8. ROH vs Temperature



Figure 10. Operation Supply Current vs Frequency, Cout=1nF







#### Overview

The SCT52241 is a dual-channel high-speed low side driver with supporting up to 24V wide supply for both power MOSFET and IGBT. Each channel can source and sink 4A peak current along with the minimum propagation delay 13ns from input to output. The ability to handle -5V DC input increases the noise immunity of driver input stage, the 24V rail-to-rail output improves the SCT52241 output stage robustness during switching load fast transition. The SCT52241 has flexible input and enable pin configuration, table 1 shows the device output logic truth table.

. Table 1: the SCT52241 Device Logic.

| ENA      | ENB      | INA-     | INB      | OUTA | OUTB |
|----------|----------|----------|----------|------|------|
| Н        | Н        | L        | L        | Н    | L    |
| Н        | Н        | L        | Н        | Н    | Н    |
| Н        | Н        | Н        | L        | L    | L    |
| Н        | Н        | Н        | Н        | L    | Н    |
| L        | L        | Any      | Any      | L    | L    |
| Any      | Any      | Floating | Floating | L    | L    |
| Floating | Floating | L        | L        | Н    | L    |
| Floating | Floating | L        | Н        | Н    | Н    |
| Floating | Floating | Н        | L        | L    | L    |
| Floating | Floating | Н        | Н        | L    | Н    |

# **VDD Power Supply**

The SCT52241 operates under a supply voltage range between 4.5V to 24V. For the best high-speed circuit performance, two VDD bypass capacitors in parallel are recommended to prevent noise problems on supply VDD. A 0.1- F surface mount ceramic capacitor must be located as close as possible to the VDD to GND pins of the SCT52241. In addition, a larger capacitor (such as 1- F or 10uF) with relatively low ESR must be connected in parallel, in order to help avoid the unexpected VDD supply glitch. The parallel combination of capacitors presents a low impedance characteristic for the expected current levels and switching frequencies in the application.

## **Under Voltage Lockout (UVLO)**

SCT52241 device Under Voltage Lock Out (UVLO) rising threshold is typically 4.2 V with 300-mV typical hysteresis. When VDD is rising and the level is still below UVLO threshold, this circuit holds the output low regardless of the status of the inputs. The hysteresis prevents output bouncing when low VDD supply voltages have noise from the power supply. The capability to operate at low voltage below 5 V, is especially suited for driving new emerging wide band gap power device like GaN. For example, at power up, the driver output remains low until the VDD voltage reaches the UVLO threshold if enable pin is active or floating. The magnitude of the OUT signal rises with VDD until steady state VDD reached.

The non-inverting operation in Figure 11 shows that the output remains low until the UVLO threshold reached, and then the output is in-phase with the input.



Figure 11. SCT52241 Non-inverting Output Vs VDD

#### **Enable Function**

SCT52241 provides independent enable pins ENA and ENB for external control of each channel operation. The enable pins are based on a TTL compatible input-threshold logic that is independent of the supply voltage and is effectively controlled with logic signals from 3.3-V and 5-V microcontrollers. When applying a voltage higher than the high threshold (typical 2.1V) the pin, the SCT52241 enables all functions and starts gate driver operation. Driver operation is disabled when ENx voltage falls below its lower threshold (typical 1V). The ENx pins are internally pulled up to VDD with 400knasallup resistorsnshence, the ENx pins are left floating or Not Connected (N/C) for standard operation, where the enable feature is not required.

## **Input Stage**

pu

The input of SCT52241 is compatible on TTL input-threshold logic that is independent of the VDD supply voltage. With typically high threshold = 2.1 V and typically low threshold = 1 V, the logic level thresholds are conveniently driven with PWM control signals derived from 3.3-Vrænd 5-V digital power-controller devices. Wider hysteresis offers enhanced noise immunity compared to traditional TTL logic implementations, where the hysteresis is typically less thate cliented (a) \$60 at the cliented (a) \$10 at the across temperature. The very low input parasitic capacitance on the input pins increases switching speed and reduces the propagation delay.

# **Output Stage**

The SCT52241 output stage features the pull up structure with P-type MOSFET PM1 and N-type MOSFv N





Figure 12. SCT52241 Output Stage

# **Thermal Shutdown**

Once the junction temperature in the SCT52241 exceeds 170° C, the thermal sensing circuit stops switching until the junction temperature falling below 145° C, and the device restarts. Thermal shutdown prevents the damage on device during excessive heat and power dissipation condition.



# **Typical Application**



Figure 16. Dual Channel Driver Typical Application

# **Driver Power Dissipation**

Generally, the power dissipated in the SCT52241 depends on the gate charge required of the power device (Qg), switching frequency, and use of external gate resistors. The SCT52241 features very low quiescent currents and internal logic to eliminate any shoot-through in the output driver stage, their effect on the power dissipation within the gate driver is negligible.

For the pure capacitive load, the power loss of each channel in SCT52241 is:

(1)

#### Where

- V<sub>DD</sub> is supply voltage
- C<sub>Load</sub> is the output capacitance
- Fsw is the switching frequency

For the the switching load of power MOSFET, the power loss of each channel in the SCT52241 is shown in equation (2), where charging a capacitor is determined by using the equivalence  $Q_g = C_{LOAD}V_{DD}$ . The gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain voltage of the power device as it switches between the ON and OFF states. Manufacturers provide specifications that provide the typical and maximum gate charge, in nC, to switch the device under specified conditions.

(2)

#### Where

- Qg is the gate charge of the power device
- f<sub>SW</sub> is the switching frequency
- V<sub>DD</sub> is the supply voltage

If R<sub>G</sub> applied between driver and gate of power device to slow down the power device transition, the power dissipation of the driver shows as below:

\_\_\_\_\_\_(3)



## Where

- R<sub>OH</sub> is the equivalent pull up resistance of SCT52241
- RoL is the pull down resistance of SCT52241
- R<sub>G</sub> is the gate resistance between driver output and gate of power device.



Product Folder Links: SCT52241

# **Application Waveforms**



Figure 17. Driver Switching ON



Figure 18. Driver Switching OFF

# **Layout Guideline**

The SCT52241 provides the 4A output driving current and features very short rising and falling time at the power devices gate. The high di/dt causes driver output unexpected ringing when the driver output loop is not designed well. The regulator could suffer from malfunction and EMI noise problems if the power device gate has serious ringing. Below are the layout recommendations with using SCT52241 and Figure 19 is the layout example.

Put the SCT52241 as close as possible to the power device to minimize the gate driving loop including the driver output and power device gate. The power supply decoupling capacitors needs to be close to the VDD pin and GND pin to reduce the supply ripple.

Star-point grounding is recommend to minimize noise coupling from one current loop to the other. The GND of the driver connects to the other circuit nodes such as source of power MOSFET or ground of PWM controller at single point. The connected paths must be as short as possible to reduce parasitic inductance. A ground plane is to provide noise shielding and thermal dissipation as well.



Figure 19. SCT52241 PCB Layout Example

## **Thermal Considerations**

The maximum IC junction temperature should be restricted to 150°C under normal operating conditions. Calculate the maximum allowable dissipation, P<sub>D(max)</sub>, and keep the actual power dissipation less than or equal to P<sub>D(max)</sub>. The maximum-power-dissipation limit is determined using Equation (4).

(4)

## where

- T<sub>A</sub> is the maximum ambient temperature for the application.
- is the junction-to-ambient thermal resistance given in the Thermal Information table.



The real junction-to-ambient thermal resistance R of the package greatly depends on the PCB type, layout, and environmental factor. Soldering the ground pin to a large ground plate enhance the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability.













| PART NUMBERS DESCRIPTION |                                                                    | COMMENTS                                                                                                              |  |  |
|--------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|
| SCT51240                 | Up to 24V Supply, 4-A Single<br>Channel High Speed Low Side Driver | <ul> <li>Compatible for both Inverting and Non-inverting application</li> <li>Supporting down to -5V input</li> </ul> |  |  |



Figure 20. SCT51240 Inverting MOSFET Gate Drive Typical Application

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee the third party Intellectual Property rights are not infringed upon when integrating Silicon Content Technology (SCT) products into any application. SCT will not assume any legal responsibility for any said applications.

